## Sequential circuit timing

# Timing chart – example



- Sequence of events during one clock period.
- Following the active edge of the clock flip-flops change state.
- Flip-flop output stable after propagation delay.
- New value of Q propagate through combinational circuit
  - D value stable after combinational circuit delay t<sub>c</sub>.
- Speed of the sequential circuit and minimum clock period.

### Important issues in designing sequential circuits:

- Propagation delays of flip-flops, gates and wires.
- Setup times and hold times of flip-flops.
- Clock synchronization.
- Clock skew.



### Setup and hold times for D flip-flop

 Ideal D flip-flop – D input changed at exactly the same time as the active edge of the clock.

### Propagation delay or clock-to-Q delay:

- Amount of time that elapses from the time the clock changes to the time the Q output changes.
- Can depend on whether output changing from high to low or vice-versa.

- Real flip-flop D input must be stable for a certain amount of time before the active edge of the clock – time interval – setup time (t<sub>su</sub>)
- D must be stable for a certain amount of time after the active edge of the clock – time interval hold time (t<sub>h</sub>)

- Change in D anytime during forbidden interval
   flip-flop state change cannot be determined.
- Worst case flip-flop malfunction output a short pulse, or go into oscillation.
- Set-up, hold times, propagation delay obtained from manufacturer's data sheets or ASIC libraries accompanying design tools.
- - Create complications in sequential circuit timings.

### Timing conditions

- Maximum clock frequency for a sequential circuit influenced by several factors.
- Clock period must be long enough all flip-flops and register inputs will have time to stabilize before the next active edge of the clock.
- STA: Static Timing Analysis method for validating timing performance of a design.
- By checking all possible paths for timing violations under worst case conditions.



(a) Rising-edge trigger



(b) Falling-edge trigger

| DQ  | $Q^+$ |
|-----|-------|
| 0 0 | 0     |
| 0 1 | 0     |
| 1 0 | 1     |
| 1 1 | 1     |

 $Q^+ = D$ 

(c) Truth table

Timing for D Flip-Flop (Falling-Edge Trigger)





Setup and Hold Times for an Edge-Triggered D Flip-Flop



(a) J-K flip-flop

| J K Q | $Q^+$ |
|-------|-------|
| 0 0 0 | 0     |
| 0 0 1 | 1     |
| 0 1 0 | 0     |
| 0 1 1 | 0     |
| 100   | 1     |
| 101   | 1     |
| 1 1 0 | 1     |
| 1 1 1 | 0     |

$$Q^+ = JQ' + K'Q$$

(b) Truth table and characteristic equation

J-K Flip-Flop (Q Changes on the Rising Edge)





| ΤQ  | $Q^+$ |  |
|-----|-------|--|
| 0 0 | 0     |  |
| 0 1 | 1     |  |
| 1 0 | 1     |  |
| 1 1 | 0     |  |
| (b) |       |  |

$$Q^+ = T'Q + TQ' = T \oplus Q$$

Timing Diagram for T Flip-Flop (Falling-Edge Trigger)



# Timing paths in synchronous digital systems

- 1. Register to register paths.(FF to FF)
- 2. Primary input to register paths (input to FF)
- 3. Register to primary output paths(FF to output)
- 4. Input to output paths (no FF)

# Circuit to illustrate timing paths



### Circuit to illustrate timing paths

#### There are six static timing paths in this circuit:

- **I.** From A to  $D_1$  (primary input to flip-flop)
- **II.** From  $D_1$  to  $D_2$  including the XOR (flip-flop to flip-flop)
- **III.** From  $D_2$  via XOR to  $D_2$  (flip-flop to flip-flop)
- **IV.** From  $D_2$  to  $D_1$  via AND (flip-flop to flip-flop)
  - **V.** From  $D_2$  to Z via the OR gate (flip-flop to output)
- **VI.** From A to Z via the OR gate (input to output)

### Timing conditions

- Setup time violation if the data changes just before the cock – without providing enough setup time for the flip flop.
- Hold-time violation data changes just after the clock without providing enough hold time for the flip flop.
- Paths must have zero or positive slack in order to have no violations.

# Timing conditions for proper operation

- Paths with zero or very small slack speed limiting paths in the design.
- Any small changes or gate delays will lead to violations in such circuits.
- Paths with negative slack time already violated a setup or hold constraint.



CLK

Setup
time 3 ns

Prip-flop
delay 5 ns
Inverter
delay 2 ns

Clock period 9 ns

(a) Simple flip-flop circuit



(b) Setup time not satisfied



(c) Setup time satisfied

(d) Minimum clock period

Clock period 15 ns Determination of Minimum Clock
DR PADMAVATHIL Period

Clock period 10 ns



(a) Circiut

FF<sub>1</sub> – launching FF, FF<sub>2</sub> – capturing FF.



DR PADMAVATHI L

20



(c) Timing diagram when setup time is violated

## Timing rules - FF to FF paths:

- t<sub>cmax</sub> maximum propagation delay through the combinational circuit.
- t<sub>cmin</sub> minimum propagation delay through the combinational circuit.
- $t_{pmax}$  maximum clock to Q delay.(propagation delay from the time the clock changes to the time the FF output changes).(maximum of  $t_{plh}$  and  $t_{phl}$ ).
- t<sub>pmin</sub> minimum clock to Q delay.

Rule No. 1: Setup time rule for flip-flop to flip-flop path: Clock period should be long enough to satisfy flip-flop setup time.

 Clock period – long enough to allow the FFs output change, combinational circuitry to change – still leaving enough time to satisfy setup time.

 Proper synchronous operation – data launched by FF<sub>1</sub> at edge E<sub>1</sub> of clock CLK<sub>1</sub> – should be captured by FF<sub>2</sub> at edge E<sub>2</sub> of clock CLK<sub>2</sub>.



(b) Timing diagram when setup time is met

• Maximum time from the active edge  $E_1$  of the clock  $CLK_1$  to the time the change in  $Q_1$  propagates to the second FF input  $(D_2) - t_{pmax} + t_{cmax}$ .

• In order to ensure proper FF operation – combinational circuit output must be stable at least  $t_{su}$  before the end of the clock  $E_2$  reaches  $FF_2$ .

$$t_{ck} \ge t_{pmax} + t_{cmax} + t_{su}$$

Clock period tck:

- Setup time violations solved by changing the clock frequency.
- $t_{ck} t_{pmax} t_{cmax} t_{su}$  setup time margin zero or positive in order to have a circuit pass timing checks.
- Check for setup time violations by checking

$$t_{ck} - t_{pmax} - t_{cmax} - t_{su} \ge 0$$

- Design process FFs and gates are selected from vendors design library provide fixed  $t_{pmax}$  and  $t_{su}$ .
- Choice a different design library with desirable  $t_{\text{pmax}}$  and  $t_{\text{su}}$  available to use
- Adjust the clock frequency of the circuit or combinational delay of the logic.
- Clock frequency comes from customer requirements meet timing constraints by correct combinational delays.

Rule No. 1: Setup time rule for flip-flop to flip-flop path: Clock period should be long enough to satisfy flip-flop setup time.

Rule No. 2 Hold-time rule for flip-flop to flip-flop path: Minimum circuit delays should be long enough to satisfy flip-flop hold time.

- For proper synchronous operation data launched by  $FF_1$  on edge  $E_1$  of clock  $CLK_1$  should not be captured by  $FF_2$  on edge  $E_1$  of clock  $CLK_1$ .
- At  $E_2$ ,  $FF_2$  should capture the data launched by  $FF_1$  on the previous edge  $E_1$  for this to be satisfied old data should remain stable at edge  $E_2$  until  $FF_2$ s hold time.
- FF<sub>2</sub> capturing old data at edge E<sub>2</sub> FF<sub>1</sub> started to launch new data on edge E<sub>2</sub> – should be captured by FF<sub>2</sub> only at edge E<sub>3</sub>.

- Hold time violation occurs when if the data launched by FF<sub>1</sub> at E<sub>2</sub> fed through the combinational circuit causes D<sub>2</sub> to change too soon after the clock edge E<sub>2</sub>.
- New data launched by  $FF_1$  takes at least  $t_{pmin}$  time to pass through  $FF_1$ ,  $t_{cmin}$  to pass through the combinational circuitry
- Hold time condition:

$$t_{p\min} + t_{c\min} \ge t_h$$

- Usually  $t_{pmin}$  for FFs >  $t_h$  hold time violation due to change in Q usually don't occur.
- Hold time violation can not be corrected by changing the clock frequency of the circuit – circuit need to be redesigned.



31



Shift registers with buffers for meeting hold tie constraints.

- Design of shift registers and counters by chaining together FFs – easy from functional perspective.
- Difficult to meet hold time constraints combinational circuit delay zero.
- Inserting buffers between FFs usual way to correct such designs.

### Timing rules for input to FF paths:

Rule No. 3 Setup time rule for input to flip-flop path: External input changes to the circuit should satisfy flip-flop setup time.

- Setup time violation could occur X input to the circuit changes too close to the active edge of the clock.
- X input change input change propagates to FF input such that setup time is satisfied before the active edge of the clock.

## Timing rules for input to FF paths



Input to FF path timing

Changes in primary input X allowed to happen

 input propagates to FF satisfying both setup
 and hold time constraints.

## Timing rules for input to FF paths



 $t_{\text{cxmax}}$  - maximum propagation delay from X to the FF input.

Setup and hold time for changes in X.

- If X changes at time t<sub>x</sub> before the active edge of the clock – it could take up to the maximum propagation delay of the combinational circuit – before change in X propagates to FF input.
- A margin of t<sub>su</sub> should be left before the edge of the clock.

$$t_x \ge t_{cxmax} + t_{su}$$

 $t_{\text{cxmax}}$  - maximum propagation delay from X to the FF input.

Rule No. 3 Setup time rule for input to flip-flop path: External input changes to the circuit should satisfy flip-flop setup time.

Rule No. 4 Hold-time rule for input to flip-flop path: External input changes to the circuit should satisfy flip-flop hold times.

 To satisfy hold time constraint – must make sure X does not change too soon after the clock.

X changes at time t<sub>y</sub> after the active edge of the clock,

$$t_y \ge t_h - t_{cxmin}$$

Condition for hold time



 $t_{\text{cxmax}}$  - maximum propagation delay from X to the FF input.

Setup and hold time for changes in X.

- Change in X propagates to the FF input in zero time – X should not change for a duration of t<sub>h</sub> after the clock edge.
- t<sub>cxmin</sub> minimum propagation delay from X to the FF input(changes in X will not reach FF input until at least a time of t<sub>cxmin</sub> has elapsed after the clock edge)

#### Timing rules - Simple frequency divider



(a) A frequency divider

#### Timing rules - Simple frequency divider



(a) A frequency divider

(b) Frequency divider timing diagram

#### Timing rules - Simple frequency divider

- Increase the frequency to be very high output of the inverter may not have enough time to stabilize – to meet the setup time requirements.
- Choosing a fast inverter feed the inverter output to the D input extremely quickly – hold time constraints of FF may not be met.
- Variety of ways timing problems could arise from propagation delays, setup and hold time requirements.

DR PADMAVATHI L

- Maximum clock frequency f<sub>max</sub> = 1/t<sub>ckmin</sub>
- Minimum delay of the inverter = 1 ns, maximum delay = 3 ns
- $t_{pmin}$  and  $t_{pmax}$  = 5ns and 8 ns.
- Setup and hold times of the FF = 4ns and 2 ns.

Minimum clock period for the simple frequency divider:

$$t_{ckmin} = t_{pmax} + t_{cmax} + t_{su}$$

- Maximum clock frequency  $f_{max} = 1/t_{ckmin}$
- Minimum delay of the inverter = 1 ns, maximum delay = 3 ns
- $t_{pmin}$  and  $t_{pmax}$  = 5ns and 8 ns.
- Setup and hold times of the FF = 4ns and 2 ns.
- $t_{ck} >= 15$ ns, maxm clock frequency = 66.67 MHz.

Hold time requirement to be satisfied – D input should not change before 2 ns after the clock edge.

$$t_{p\min} + t_{c\min} \ge t_h$$

- Delay of the combinational circuit 2 to 4 ns.
- FF propagation delays 5 to 10 ns.
- Set up time 8 ns. Hold time 3 ns.



External input X

- Identify safe regions where x input can change using rule no. 3 and 4.
- X input should be stable for a duration 12ns before the clock edge.



- X input should be stable for a duration 12ns before the clock edge.
- X input should be stable for a duration 1 ns after the clock edge.

$$t_x \ge t_{cxmax} + t_{su}$$

$$t_{y} \ge t_{h} - t_{cxmin}$$

- Typical sequential circuit millions of timing paths need to be considered – to derive maximum clock frequency.
- Locate the longest path among all timing paths determine maximum frequency of operation.

- Commonly used digital design technique.
- Clock synchronize the operation of all FFs, registers and counters in the system.
- Events occur immediately following the active edge of the clock.



Synchronous digital systems

All sequential devices – synchronized w.r.t same clock.

- Digital systems two sections data section and a control section.
- Various devices used in the system part of the data section.
- Control section a sequential machine that generates control signals to control the operation of the data section.
- Shift Register data section
- Control section generate signals that determine when the register to be loaded and when to be shifted.

  55

 Common clock to synchronize the operation of the control and data sections.

- Data section generates status signals affect the control sequence.
- Control section controller, data section data path or architecture.

- Synchronous digital systems all changes might not happen immediately at the active edge of the clock.
- Significant wire delays compared to the clock period.
- Two FFs connected to same clock clock edge might arrive at the two FFs at different times – unequal wire delays.
- Unequal wire delays cause clock reach different devices at slightly different times.

- Unequal wire delays cause clock reach different devices at slightly different times clock skew.
- Clock skew absolute time difference in clock signal arrival between two points in the clock network.
- Caused by the delays in the interconnect within the clock distribution networks.

 Positive skew – capturing FF gets the clock delayed w.r.t the launching FF.

**Rule No. 5:** 
$$t_{ck} \ge t_{pmax} + t_{cmax} - t_{skew} + t_{su}$$

**Rule No. 6:** 
$$t_{pmin} + t_{cmin} \ge t_h + t_{skew}$$





Condition  $t_{pmax} + t_{cmax} \le t_{ck} - t_{su} + t_{skew}$  not satisfied



(c) Hold-Time Violation

DR PADMAVATHI L 62



$$t_{ck} \ge t_{p\max} + t_{c\max} + t_{skew} + t_{su}$$
 
$$t_{p\min} + t_{c\min} \ge t_h - t_{skew}$$

DR PADMAVATHI L